Research Article

Designing of 2-Stage CPU Scheduler Using Vague Logic

Table 2

Updated Task Set 1.

 Task
 T1T2T3T4T5

Dynamic priority 0.940.230.850.70.74
Burst time324698