Research Article
Design of a VLSI Decoder for Partially Structured LDPC Codes
Table 4
Memory occupation breakdown.
| Split decoding | Memory | Instances | Parallelism | Words | | Area | Total area |
| | | | | | | | DMEM | 85 | 8 | | 256 | 12000 | 1.0 | CMEM | 1 | | | 512 | | 0.75 | LLR
MEM | 85 | 8 | | 32 | 2550 | 0.22 | ACC
MEM | 85 | 8 | | 32 | 2550 | 0.22 | S/R
MEM | 85 | 8 | | 32 | 2550 | 0.22 |
| | | | | | Total | 2.36 |
| Partition and scheduling (collision) |
|
Memory |
Instances |
Parallelism |
Words | |
Area |
Total area |
| | | | | | | | DMEM | 85 | 8 | | 256 | 12000 | 1.0 | CMEM | 1 | | | 2048 | | 2.8 | LLR
MEM | 85 | 8 | | 32 | 2550 | 0.22 | ACC
MEM | 85 | 8 | | 32 | 2550 | 0.22 |
| | | | | |
Total | 4.24 |
|
|